

# EMSA5-FS – RISC-V Functional Safety Processor IP Core

EMSA5-FS is ASIL-D ready for functional safe system development according to ISO 26262 "Road vehicles – Functional safety". It is a 32-bit, in-order, single-issue, five-stage pipeline processor supporting the open standard RISC-V instruction set architecture (ISA). Its fail-safe features include built-in triple or double modular redundancy (with lockstep), error correction code (ECC) protection of buses, a configurable memory protection unit, privileged operation modes, and Reset and Safety Manager Modules. It can be used for ASICs or FPGAs, and as either a stand-alone processor or pre-integrated in optional subsystems combining a bus fabric with typical peripherals.

# Benefits

- ASIL-D ready certified according to ISO 26262
- Supported by ISO 26262 and IEC 61508 certified toolchain (IAR Systems Workbench) enables simplified development and certification of safety-critical systems
- Triple Mode Redundancy for airborne operation
- Dual mode redundancy with and without lock-step
- IP Core available for any FPGA type and ASIC design

# Applications

The EMSA5-FS core is suitable for implementing microcontrollers for devices and systems in automotive, airborne, space, medical and other safety critical applications.

### **Key Features**

- 32-bit, 5-stage pipeline architecture
- Low footprint and high frequency
- RV32I and and RV32E RISC-V standard compliant
- Privileged Instructions: Machine (M) and User/Application (U)
- Physical memory protection (PMP)
- Hardware trigger module and performance counter
- RISC-V compliant debug interface
- PLIC-Platform Level Interrupt Controller
- AHB-lite Interface
- L1 AHB cache
- Vector Extension
- DMA Controller

#### **Easy System Integration**

- Platform independent implementation into any FPGA or foundry technologies
- Responsive implementation support

### Contact

Monika Beck +49 351 88 23 - 274 monika.beck@ipms.fraunhofer.de

Fraunhofer Institute for Photonic Microsystems IPMS Maria-Reiche-Str. 2 01109 Dresden Germany

www.ipms.fraunhofer.de



## **Peripheral Packages**

- MSSP (SPI, I<sup>2</sup>C)
- QSPI
- Timer
- UART
- Watchdog
- GPIO
- AHB/APB SRAM/SDRAM controller-PWM

# **Compliance to RISC V Specification**

- Instruction Set Manual
  - o Volume 1, latest Unprivileged Spec
  - o Volume 2, latest Privileged Spec
- External Debug Support

### Interfaces

- AHB-lite single layer interconnect
- AHB-lite multilayer interconnect
- AHB-lite to AXI4-lite bridge
- AHB-lite to AXI4-lite to APB CDC bridge

# Toolchain

- IAR Embedded Workbench
- Lauterbach TRACE32® trace and debug toolset
- GNU Compiler Collection (GCC) + Open OCD + Eclipse
- Trigger-Module (HW-Breakpoints) Command line
- JTAG Debug Support

### **RISC-V Development Boards**

- Arty A7 (Xilinx)
- DE10-Standard (Intel)

# **Functional Safety**

- ISO 26262 ASIL-D ready certified
- Redundancy and Safety:
  - o Dual-mode and triple-mode redundancy
  - o Dual-mode redundancy with Lockstep
  - o Safety manager
  - o Safety watchdog
- Functional safety based software development compliant to IEC 61508 and ISO 26262 using IAR Workbench
- Complete certification package including FMEDA and SAM documents
- Memory protection unit with up to 16 regions of configurable size
- ECC protection of busses
- Software test lab (STL)
- MCAL drivers and Complex Device Driver (CDD)

# **Debug Features**

- Configurable Hardware Performance Monitor
- Supports for RISC-V External Debug Interface
- Configurable Trigger Module
- Optionally delivered with an Advanced Integrated JTAG Debug Controller

# Deliverables

- System Verilog RTL source code or targeted FPGA netlist
- Sample simulation and synthesis scripts
- Software example projects
- Comprehensive documentation
  - o Design Specification
  - o Integration Manual
  - o Safety Manual
  - o FMEDA
  - o Release Notes
  - o Test Verfication Document
  - o Software User Guide
  - o Peripheral User Guide
  - o Processor User Guide



# EMSA5-GP – RISC-V Processor IP Core

The EMSA5-GP RISC-V Processing Core is a RISC-V-compatible processing unit which supports the RISC-V 32-Bit ISA and the privileged instruction set. The design guiding principles are small footprint and high frequency making the core suitable for embedded systems as well as data communication SoCs. EMSA5-GP is available for ASICs or FPGAs, and as either a stand-alone processor or pre-integrated in optional subsystems combining a bus fabric with typical peripherals.

Fraunhofe ENISAS-GP

### **Key Features**

- 32-bit, 5-stage pipeline architecture
- Low footprint and high frequencyRV32I and RV32E RISC-V standard
- RV321 and RV32E RISC-V standard compliant
- Privileged Instructions: Machine (M) and User/Application (U) Mode
- Physical memory protection (PMP)
- Hardware trigger module and performance counter
- RISC-V compliant debug interface
- PLIC Platform Level Interrupt Controller
- AHB-lite Interface

# **Applications**

The EMSA5-GP core is suitable for deeply embedded applications, Edge Computing, Embedded IoT, Edge AI, networking and data communications.

## Contact

Monika Beck +49 351 88 23 - 274 monika.beck@ipms.fraunhofer.de

Fraunhofer Institute for Photonic Microsystems IPMS Maria-Reiche-Str. 2 01109 Dresden Germany

www.ipms.fraunhofer.de

### **Peripheral Package**

- MSSP (SPI, I<sup>2</sup>C)
- QSPI
- Timer
- UART
- Watchdog
- GPIO
- AHB/APB SRAM/SDRAM controller-PWM

## **Compliance to RISC V Specification**

- Instruction Set Manual
  - o Volume 1, latest Unprivileged Spec
  - o Volume 2, latest Privileged Spec
- External Debug Support

## Interfaces

- AHB-lite single layer interconnect
- AHB-lite multilayer interconnect
- AHB-lite to AXI4-lite bridge
- AHB-lite to AXI4-lite to APB CDC bridge

# Toolchain

- IAR Embedded Workbench
- Lauterbach TRACE32® trace and debug toolset
- GNU Compiler Collection (GCC) + Open OCD + Eclipse
- JTAG Debug Support
- LLVM/Clang on request

### **RISC-V Development Boards**

- Arty A7 (Xilinx)
- DE10-Standard (Intel)

# **Easy System Integration**

- Platform independent implementation into any FPGA or foundry technologies
- Responsive implementation support



## **Debug Features**

- Configurable Hardware Performance Monitor
- Supports for RISC-V External Debug Interface
- Configurable Trigger Module
- Optionally delivered with an Advanced Integrated JTAG Debug Controller

# Deliverables

- System Verilog RTL source code or targeted FPGA netlist
- Sample simulation and synthesis scripts
- Software example projects
- Comprehensive documentation
  - o Design Specification
  - o Integration Manual
  - o Release Notes
  - o Test Verfication Document
  - o Software User Guide
  - o Peripheral User Guide
  - o Processor User Guide